mirror of
				https://source.denx.de/u-boot/u-boot.git
				synced 2025-10-31 08:21:36 +01:00 
			
		
		
		
	Move this out of the common header and include it only where needed. In a number of cases this requires adding "struct udevice;" to avoid adding another large header or in other cases replacing / adding missing header files that had been pulled in, very indirectly. Finally, we have a few cases where we did not need to include <asm/global_data.h> at all, so remove that include. Signed-off-by: Simon Glass <sjg@chromium.org> Signed-off-by: Tom Rini <trini@konsulko.com>
		
			
				
	
	
		
			98 lines
		
	
	
		
			1.8 KiB
		
	
	
	
		
			C
		
	
	
	
	
	
			
		
		
	
	
			98 lines
		
	
	
		
			1.8 KiB
		
	
	
	
		
			C
		
	
	
	
	
	
| // SPDX-License-Identifier: GPL-2.0+
 | |
| /*
 | |
|  * Copyright 2014 Freescale Semiconductor, Inc.
 | |
|  */
 | |
| 
 | |
| #include <common.h>
 | |
| #include <log.h>
 | |
| #include <asm/global_data.h>
 | |
| #include <asm/immap_85xx.h>
 | |
| #include "sleep.h"
 | |
| #ifdef CONFIG_U_QE
 | |
| #include <fsl_qe.h>
 | |
| #endif
 | |
| 
 | |
| DECLARE_GLOBAL_DATA_PTR;
 | |
| 
 | |
| void __weak board_mem_sleep_setup(void)
 | |
| {
 | |
| }
 | |
| 
 | |
| void __weak board_sleep_prepare(void)
 | |
| {
 | |
| }
 | |
| 
 | |
| bool is_warm_boot(void)
 | |
| {
 | |
| 	struct ccsr_gur __iomem *gur = (void *)CONFIG_SYS_MPC85xx_GUTS_ADDR;
 | |
| 
 | |
| 	if (in_be32(&gur->scrtsr[0]) & DCFG_CCSR_CRSTSR_WDRFR)
 | |
| 		return 1;
 | |
| 
 | |
| 	return 0;
 | |
| }
 | |
| 
 | |
| void fsl_dp_disable_console(void)
 | |
| {
 | |
| 	gd->flags |= GD_FLG_SILENT | GD_FLG_DISABLE_CONSOLE;
 | |
| }
 | |
| 
 | |
| /*
 | |
|  * When wakeup from deep sleep, the first 128 bytes space
 | |
|  * will be used to do DDR training which corrupts the data
 | |
|  * in there. This function will restore them.
 | |
|  */
 | |
| static void dp_ddr_restore(void)
 | |
| {
 | |
| 	u64 *src, *dst;
 | |
| 	int i;
 | |
| 	struct ccsr_scfg __iomem *scfg = (void *)CONFIG_SYS_MPC85xx_SCFG;
 | |
| 
 | |
| 	/* get the address of ddr date from SPARECR3 */
 | |
| 	src = (u64 *)(in_be32(&scfg->sparecr[2]) + DDR_BUFF_LEN - 8);
 | |
| 	dst = (u64 *)(CONFIG_SYS_SDRAM_BASE + DDR_BUFF_LEN - 8);
 | |
| 
 | |
| 	for (i = 0; i < DDR_BUFF_LEN / 8; i++)
 | |
| 		*dst-- = *src--;
 | |
| 
 | |
| 	flush_dcache();
 | |
| }
 | |
| 
 | |
| static void dp_resume_prepare(void)
 | |
| {
 | |
| 	dp_ddr_restore();
 | |
| 
 | |
| 	board_sleep_prepare();
 | |
| 
 | |
| 	l2cache_init();
 | |
| #if defined(CONFIG_RAMBOOT_PBL)
 | |
| 	disable_cpc_sram();
 | |
| #endif
 | |
| 	enable_cpc();
 | |
| 
 | |
| #ifdef CONFIG_U_QE
 | |
| 	u_qe_resume();
 | |
| #endif
 | |
| 
 | |
| }
 | |
| 
 | |
| int fsl_dp_resume(void)
 | |
| {
 | |
| 	u32 start_addr;
 | |
| 	void (*kernel_resume)(void);
 | |
| 	struct ccsr_scfg __iomem *scfg = (void *)CONFIG_SYS_MPC85xx_SCFG;
 | |
| 
 | |
| 	if (!is_warm_boot())
 | |
| 		return 0;
 | |
| 
 | |
| 	dp_resume_prepare();
 | |
| 
 | |
| 	/* Get the entry address and jump to kernel */
 | |
| 	start_addr = in_be32(&scfg->sparecr[1]);
 | |
| 	debug("Entry address is 0x%08x\n", start_addr);
 | |
| 	kernel_resume = (void (*)(void))start_addr;
 | |
| 	kernel_resume();
 | |
| 
 | |
| 	return 0;
 | |
| }
 |