mirror of
				https://source.denx.de/u-boot/u-boot.git
				synced 2025-10-31 16:31:25 +01:00 
			
		
		
		
	Various files are needlessly rebuilt every time due to the version and build time changing. As version.h is not actually needed, remove the include. Signed-off-by: Rob Herring <robh@kernel.org> Cc: Albert Aribaud <albert.u.boot@aribaud.net> Cc: Stefano Babic <sbabic@denx.de> Cc: Minkyu Kang <mk7.kang@samsung.com> Cc: Marek Vasut <marex@denx.de> Cc: Tom Warren <twarren@nvidia.com> Cc: Michal Simek <monstr@monstr.eu> Cc: Macpaul Lin <macpaul@andestech.com> Cc: Wolfgang Denk <wd@denx.de> Cc: York Sun <yorksun@freescale.com> Cc: Stefan Roese <sr@denx.de> Cc: Nobuhiro Iwamatsu <iwamatsu@nigauri.org> Cc: Simon Glass <sjg@chromium.org> Cc: Philippe Reynes <tremyfr@yahoo.fr> Cc: Eric Jarrige <eric.jarrige@armadeus.org> Cc: "David Müller" <d.mueller@elsoft.ch> Cc: Phil Edworthy <phil.edworthy@renesas.com> Cc: Robert Baldyga <r.baldyga@samsung.com> Cc: Torsten Koschorrek <koschorrek@synertronixx.de> Cc: Anatolij Gustschin <agust@denx.de> Reviewed-by: Linus Walleij <linus.walleij@linaro.org> Reviewed-by: Łukasz Majewski <l.majewski@samsung.com>
		
			
				
	
	
		
			252 lines
		
	
	
		
			7.2 KiB
		
	
	
	
		
			ArmAsm
		
	
	
	
	
	
			
		
		
	
	
			252 lines
		
	
	
		
			7.2 KiB
		
	
	
	
		
			ArmAsm
		
	
	
	
	
	
| /*
 | |
|  * armboot - Startup Code for OMAP3530/ARM Cortex CPU-core
 | |
|  *
 | |
|  * Copyright (c) 2004	Texas Instruments <r-woodruff2@ti.com>
 | |
|  *
 | |
|  * Copyright (c) 2001	Marius Gröger <mag@sysgo.de>
 | |
|  * Copyright (c) 2002	Alex Züpke <azu@sysgo.de>
 | |
|  * Copyright (c) 2002	Gary Jennejohn <garyj@denx.de>
 | |
|  * Copyright (c) 2003	Richard Woodruff <r-woodruff2@ti.com>
 | |
|  * Copyright (c) 2003	Kshitij <kshitij@ti.com>
 | |
|  * Copyright (c) 2006-2008 Syed Mohammed Khasim <x0khasim@ti.com>
 | |
|  *
 | |
|  * SPDX-License-Identifier:	GPL-2.0+
 | |
|  */
 | |
| 
 | |
| #include <asm-offsets.h>
 | |
| #include <config.h>
 | |
| #include <asm/system.h>
 | |
| #include <linux/linkage.h>
 | |
| 
 | |
| /*************************************************************************
 | |
|  *
 | |
|  * Startup Code (reset vector)
 | |
|  *
 | |
|  * do important init only if we don't start from memory!
 | |
|  * setup Memory and board specific bits prior to relocation.
 | |
|  * relocate armboot to ram
 | |
|  * setup stack
 | |
|  *
 | |
|  *************************************************************************/
 | |
| 
 | |
| 	.globl	reset
 | |
| 	.globl	save_boot_params_ret
 | |
| 
 | |
| reset:
 | |
| 	/* Allow the board to save important registers */
 | |
| 	b	save_boot_params
 | |
| save_boot_params_ret:
 | |
| 	/*
 | |
| 	 * disable interrupts (FIQ and IRQ), also set the cpu to SVC32 mode,
 | |
| 	 * except if in HYP mode already
 | |
| 	 */
 | |
| 	mrs	r0, cpsr
 | |
| 	and	r1, r0, #0x1f		@ mask mode bits
 | |
| 	teq	r1, #0x1a		@ test for HYP mode
 | |
| 	bicne	r0, r0, #0x1f		@ clear all mode bits
 | |
| 	orrne	r0, r0, #0x13		@ set SVC mode
 | |
| 	orr	r0, r0, #0xc0		@ disable FIQ and IRQ
 | |
| 	msr	cpsr,r0
 | |
| 
 | |
| /*
 | |
|  * Setup vector:
 | |
|  * (OMAP4 spl TEXT_BASE is not 32 byte aligned.
 | |
|  * Continue to use ROM code vector only in OMAP4 spl)
 | |
|  */
 | |
| #if !(defined(CONFIG_OMAP44XX) && defined(CONFIG_SPL_BUILD))
 | |
| 	/* Set V=0 in CP15 SCTLR register - for VBAR to point to vector */
 | |
| 	mrc	p15, 0, r0, c1, c0, 0	@ Read CP15 SCTLR Register
 | |
| 	bic	r0, #CR_V		@ V = 0
 | |
| 	mcr	p15, 0, r0, c1, c0, 0	@ Write CP15 SCTLR Register
 | |
| 
 | |
| 	/* Set vector address in CP15 VBAR register */
 | |
| 	ldr	r0, =_start
 | |
| 	mcr	p15, 0, r0, c12, c0, 0	@Set VBAR
 | |
| #endif
 | |
| 
 | |
| 	/* the mask ROM code should have PLL and others stable */
 | |
| #ifndef CONFIG_SKIP_LOWLEVEL_INIT
 | |
| 	bl	cpu_init_cp15
 | |
| 	bl	cpu_init_crit
 | |
| #endif
 | |
| 
 | |
| 	bl	_main
 | |
| 
 | |
| /*------------------------------------------------------------------------------*/
 | |
| 
 | |
| ENTRY(c_runtime_cpu_setup)
 | |
| /*
 | |
|  * If I-cache is enabled invalidate it
 | |
|  */
 | |
| #ifndef CONFIG_SYS_ICACHE_OFF
 | |
| 	mcr	p15, 0, r0, c7, c5, 0	@ invalidate icache
 | |
| 	mcr     p15, 0, r0, c7, c10, 4	@ DSB
 | |
| 	mcr     p15, 0, r0, c7, c5, 4	@ ISB
 | |
| #endif
 | |
| 
 | |
| 	bx	lr
 | |
| 
 | |
| ENDPROC(c_runtime_cpu_setup)
 | |
| 
 | |
| /*************************************************************************
 | |
|  *
 | |
|  * void save_boot_params(u32 r0, u32 r1, u32 r2, u32 r3)
 | |
|  *	__attribute__((weak));
 | |
|  *
 | |
|  * Stack pointer is not yet initialized at this moment
 | |
|  * Don't save anything to stack even if compiled with -O0
 | |
|  *
 | |
|  *************************************************************************/
 | |
| ENTRY(save_boot_params)
 | |
| 	b	save_boot_params_ret		@ back to my caller
 | |
| ENDPROC(save_boot_params)
 | |
| 	.weak	save_boot_params
 | |
| 
 | |
| /*************************************************************************
 | |
|  *
 | |
|  * cpu_init_cp15
 | |
|  *
 | |
|  * Setup CP15 registers (cache, MMU, TLBs). The I-cache is turned on unless
 | |
|  * CONFIG_SYS_ICACHE_OFF is defined.
 | |
|  *
 | |
|  *************************************************************************/
 | |
| ENTRY(cpu_init_cp15)
 | |
| 	/*
 | |
| 	 * Invalidate L1 I/D
 | |
| 	 */
 | |
| 	mov	r0, #0			@ set up for MCR
 | |
| 	mcr	p15, 0, r0, c8, c7, 0	@ invalidate TLBs
 | |
| 	mcr	p15, 0, r0, c7, c5, 0	@ invalidate icache
 | |
| 	mcr	p15, 0, r0, c7, c5, 6	@ invalidate BP array
 | |
| 	mcr     p15, 0, r0, c7, c10, 4	@ DSB
 | |
| 	mcr     p15, 0, r0, c7, c5, 4	@ ISB
 | |
| 
 | |
| 	/*
 | |
| 	 * disable MMU stuff and caches
 | |
| 	 */
 | |
| 	mrc	p15, 0, r0, c1, c0, 0
 | |
| 	bic	r0, r0, #0x00002000	@ clear bits 13 (--V-)
 | |
| 	bic	r0, r0, #0x00000007	@ clear bits 2:0 (-CAM)
 | |
| 	orr	r0, r0, #0x00000002	@ set bit 1 (--A-) Align
 | |
| 	orr	r0, r0, #0x00000800	@ set bit 11 (Z---) BTB
 | |
| #ifdef CONFIG_SYS_ICACHE_OFF
 | |
| 	bic	r0, r0, #0x00001000	@ clear bit 12 (I) I-cache
 | |
| #else
 | |
| 	orr	r0, r0, #0x00001000	@ set bit 12 (I) I-cache
 | |
| #endif
 | |
| 	mcr	p15, 0, r0, c1, c0, 0
 | |
| 
 | |
| #ifdef CONFIG_ARM_ERRATA_716044
 | |
| 	mrc	p15, 0, r0, c1, c0, 0	@ read system control register
 | |
| 	orr	r0, r0, #1 << 11	@ set bit #11
 | |
| 	mcr	p15, 0, r0, c1, c0, 0	@ write system control register
 | |
| #endif
 | |
| 
 | |
| #if (defined(CONFIG_ARM_ERRATA_742230) || defined(CONFIG_ARM_ERRATA_794072))
 | |
| 	mrc	p15, 0, r0, c15, c0, 1	@ read diagnostic register
 | |
| 	orr	r0, r0, #1 << 4		@ set bit #4
 | |
| 	mcr	p15, 0, r0, c15, c0, 1	@ write diagnostic register
 | |
| #endif
 | |
| 
 | |
| #ifdef CONFIG_ARM_ERRATA_743622
 | |
| 	mrc	p15, 0, r0, c15, c0, 1	@ read diagnostic register
 | |
| 	orr	r0, r0, #1 << 6		@ set bit #6
 | |
| 	mcr	p15, 0, r0, c15, c0, 1	@ write diagnostic register
 | |
| #endif
 | |
| 
 | |
| #ifdef CONFIG_ARM_ERRATA_751472
 | |
| 	mrc	p15, 0, r0, c15, c0, 1	@ read diagnostic register
 | |
| 	orr	r0, r0, #1 << 11	@ set bit #11
 | |
| 	mcr	p15, 0, r0, c15, c0, 1	@ write diagnostic register
 | |
| #endif
 | |
| #ifdef CONFIG_ARM_ERRATA_761320
 | |
| 	mrc	p15, 0, r0, c15, c0, 1	@ read diagnostic register
 | |
| 	orr	r0, r0, #1 << 21	@ set bit #21
 | |
| 	mcr	p15, 0, r0, c15, c0, 1	@ write diagnostic register
 | |
| #endif
 | |
| 
 | |
| 	mov	r5, lr			@ Store my Caller
 | |
| 	mrc	p15, 0, r1, c0, c0, 0	@ r1 has Read Main ID Register (MIDR)
 | |
| 	mov	r3, r1, lsr #20		@ get variant field
 | |
| 	and	r3, r3, #0xf		@ r3 has CPU variant
 | |
| 	and	r4, r1, #0xf		@ r4 has CPU revision
 | |
| 	mov	r2, r3, lsl #4		@ shift variant field for combined value
 | |
| 	orr	r2, r4, r2		@ r2 has combined CPU variant + revision
 | |
| 
 | |
| #ifdef CONFIG_ARM_ERRATA_798870
 | |
| 	cmp	r2, #0x30		@ Applies to lower than R3p0
 | |
| 	bge	skip_errata_798870      @ skip if not affected rev
 | |
| 	cmp	r2, #0x20		@ Applies to including and above R2p0
 | |
| 	blt	skip_errata_798870      @ skip if not affected rev
 | |
| 
 | |
| 	mrc	p15, 1, r0, c15, c0, 0  @ read l2 aux ctrl reg
 | |
| 	orr	r0, r0, #1 << 7         @ Enable hazard-detect timeout
 | |
| 	push	{r1-r5}			@ Save the cpu info registers
 | |
| 	bl	v7_arch_cp15_set_l2aux_ctrl
 | |
| 	isb				@ Recommended ISB after l2actlr update
 | |
| 	pop	{r1-r5}			@ Restore the cpu info - fall through
 | |
| skip_errata_798870:
 | |
| #endif
 | |
| 
 | |
| #ifdef CONFIG_ARM_ERRATA_454179
 | |
| 	cmp	r2, #0x21		@ Only on < r2p1
 | |
| 	bge	skip_errata_454179
 | |
| 
 | |
| 	mrc	p15, 0, r0, c1, c0, 1	@ Read ACR
 | |
| 	orr	r0, r0, #(0x3 << 6)	@ Set DBSM(BIT7) and IBE(BIT6) bits
 | |
| 	push	{r1-r5}			@ Save the cpu info registers
 | |
| 	bl	v7_arch_cp15_set_acr
 | |
| 	pop	{r1-r5}			@ Restore the cpu info - fall through
 | |
| 
 | |
| skip_errata_454179:
 | |
| #endif
 | |
| 
 | |
| #ifdef CONFIG_ARM_ERRATA_430973
 | |
| 	cmp	r2, #0x21		@ Only on < r2p1
 | |
| 	bge	skip_errata_430973
 | |
| 
 | |
| 	mrc	p15, 0, r0, c1, c0, 1	@ Read ACR
 | |
| 	orr	r0, r0, #(0x1 << 6)	@ Set IBE bit
 | |
| 	push	{r1-r5}			@ Save the cpu info registers
 | |
| 	bl	v7_arch_cp15_set_acr
 | |
| 	pop	{r1-r5}			@ Restore the cpu info - fall through
 | |
| 
 | |
| skip_errata_430973:
 | |
| #endif
 | |
| 
 | |
| #ifdef CONFIG_ARM_ERRATA_621766
 | |
| 	cmp	r2, #0x21		@ Only on < r2p1
 | |
| 	bge	skip_errata_621766
 | |
| 
 | |
| 	mrc	p15, 0, r0, c1, c0, 1	@ Read ACR
 | |
| 	orr	r0, r0, #(0x1 << 5)	@ Set L1NEON bit
 | |
| 	push	{r1-r5}			@ Save the cpu info registers
 | |
| 	bl	v7_arch_cp15_set_acr
 | |
| 	pop	{r1-r5}			@ Restore the cpu info - fall through
 | |
| 
 | |
| skip_errata_621766:
 | |
| #endif
 | |
| 
 | |
| 	mov	pc, r5			@ back to my caller
 | |
| ENDPROC(cpu_init_cp15)
 | |
| 
 | |
| #ifndef CONFIG_SKIP_LOWLEVEL_INIT
 | |
| /*************************************************************************
 | |
|  *
 | |
|  * CPU_init_critical registers
 | |
|  *
 | |
|  * setup important registers
 | |
|  * setup memory timing
 | |
|  *
 | |
|  *************************************************************************/
 | |
| ENTRY(cpu_init_crit)
 | |
| 	/*
 | |
| 	 * Jump to board specific initialization...
 | |
| 	 * The Mask ROM will have already initialized
 | |
| 	 * basic memory. Go here to bump up clock rate and handle
 | |
| 	 * wake up conditions.
 | |
| 	 */
 | |
| 	b	lowlevel_init		@ go setup pll,mux,memory
 | |
| ENDPROC(cpu_init_crit)
 | |
| #endif
 |