mirror of
https://source.denx.de/u-boot/u-boot.git
synced 2025-09-09 16:01:51 +02:00
When bringing in the series 'arm: dts: am62-beagleplay: Fix Beagleplay Ethernet"' I failed to notice that b4 noticed it was based on next and so took that as the base commit and merged that part of next to master. This reverts commit c8ffd1356d42223cbb8c86280a083cc3c93e6426, reversing changes made to 2ee6f3a5f7550de3599faef9704e166e5dcace35. Reported-by: Jonas Karlman <jonas@kwiboo.se> Signed-off-by: Tom Rini <trini@konsulko.com>
143 lines
2.8 KiB
C
143 lines
2.8 KiB
C
// SPDX-License-Identifier: GPL-2.0+
|
|
/*
|
|
* (C) Copyright 2002
|
|
* Wolfgang Denk, DENX Software Engineering, wd@denx.de.
|
|
*/
|
|
|
|
#include <common.h>
|
|
#include <irq_func.h>
|
|
|
|
/*
|
|
* CPU test
|
|
* Shift instructions: rlwimi
|
|
*
|
|
* The test contains a pre-built table of instructions, operands and
|
|
* expected results. For each table entry, the test will cyclically use
|
|
* different sets of operand registers and result registers.
|
|
*/
|
|
|
|
#include <post.h>
|
|
#include "cpu_asm.h"
|
|
|
|
#if CFG_POST & CFG_SYS_POST_CPU
|
|
|
|
extern void cpu_post_exec_22 (ulong *code, ulong *cr, ulong *res, ulong op1,
|
|
ulong op2);
|
|
extern ulong cpu_post_makecr (long v);
|
|
|
|
static struct cpu_post_rlwimi_s
|
|
{
|
|
ulong cmd;
|
|
ulong op0;
|
|
ulong op1;
|
|
uchar op2;
|
|
uchar mb;
|
|
uchar me;
|
|
ulong res;
|
|
} cpu_post_rlwimi_table[] =
|
|
{
|
|
{
|
|
OP_RLWIMI,
|
|
0xff00ffff,
|
|
0x0000aa00,
|
|
8,
|
|
8,
|
|
15,
|
|
0xffaaffff
|
|
},
|
|
};
|
|
static unsigned int cpu_post_rlwimi_size = ARRAY_SIZE(cpu_post_rlwimi_table);
|
|
|
|
int cpu_post_test_rlwimi (void)
|
|
{
|
|
int ret = 0;
|
|
unsigned int i, reg;
|
|
int flag = disable_interrupts();
|
|
|
|
for (i = 0; i < cpu_post_rlwimi_size && ret == 0; i++)
|
|
{
|
|
struct cpu_post_rlwimi_s *test = cpu_post_rlwimi_table + i;
|
|
|
|
for (reg = 0; reg < 32 && ret == 0; reg++)
|
|
{
|
|
unsigned int reg0 = (reg + 0) % 32;
|
|
unsigned int reg1 = (reg + 1) % 32;
|
|
unsigned int stk = reg < 16 ? 31 : 15;
|
|
unsigned long code[] =
|
|
{
|
|
ASM_STW(stk, 1, -4),
|
|
ASM_ADDI(stk, 1, -20),
|
|
ASM_STW(3, stk, 8),
|
|
ASM_STW(4, stk, 12),
|
|
ASM_STW(reg0, stk, 4),
|
|
ASM_STW(reg1, stk, 0),
|
|
ASM_LWZ(reg1, stk, 8),
|
|
ASM_LWZ(reg0, stk, 12),
|
|
ASM_113(test->cmd, reg1, reg0, test->op2, test->mb, test->me),
|
|
ASM_STW(reg1, stk, 8),
|
|
ASM_LWZ(reg1, stk, 0),
|
|
ASM_LWZ(reg0, stk, 4),
|
|
ASM_LWZ(3, stk, 8),
|
|
ASM_ADDI(1, stk, 20),
|
|
ASM_LWZ(stk, 1, -4),
|
|
ASM_BLR,
|
|
};
|
|
unsigned long codecr[] =
|
|
{
|
|
ASM_STW(stk, 1, -4),
|
|
ASM_ADDI(stk, 1, -20),
|
|
ASM_STW(3, stk, 8),
|
|
ASM_STW(4, stk, 12),
|
|
ASM_STW(reg0, stk, 4),
|
|
ASM_STW(reg1, stk, 0),
|
|
ASM_LWZ(reg1, stk, 8),
|
|
ASM_LWZ(reg0, stk, 12),
|
|
ASM_113(test->cmd, reg1, reg0, test->op2, test->mb, test->me) |
|
|
BIT_C,
|
|
ASM_STW(reg1, stk, 8),
|
|
ASM_LWZ(reg1, stk, 0),
|
|
ASM_LWZ(reg0, stk, 4),
|
|
ASM_LWZ(3, stk, 8),
|
|
ASM_ADDI(1, stk, 20),
|
|
ASM_LWZ(stk, 1, -4),
|
|
ASM_BLR,
|
|
};
|
|
ulong res;
|
|
ulong cr;
|
|
|
|
if (ret == 0)
|
|
{
|
|
cr = 0;
|
|
cpu_post_exec_22 (code, & cr, & res, test->op0, test->op1);
|
|
|
|
ret = res == test->res && cr == 0 ? 0 : -1;
|
|
|
|
if (ret != 0)
|
|
{
|
|
post_log ("Error at rlwimi test %d !\n", i);
|
|
}
|
|
}
|
|
|
|
if (ret == 0)
|
|
{
|
|
cpu_post_exec_22 (codecr, & cr, & res, test->op0, test->op1);
|
|
|
|
ret = res == test->res &&
|
|
(cr & 0xe0000000) == cpu_post_makecr (res) ? 0 : -1;
|
|
|
|
if (ret != 0)
|
|
{
|
|
post_log ("Error at rlwimi test %d !\n", i);
|
|
}
|
|
}
|
|
}
|
|
}
|
|
|
|
if (flag)
|
|
enable_interrupts();
|
|
|
|
return ret;
|
|
}
|
|
|
|
#endif
|