mirror of
				https://source.denx.de/u-boot/u-boot.git
				synced 2025-10-31 00:11:51 +01:00 
			
		
		
		
	Add defconfig for N5X to support legacy, ATF and VAB boot flow. Signed-off-by: Siew Chin Lim <elly.siew.chin.lim@intel.com>
		
			
				
	
	
		
			110 lines
		
	
	
		
			2.7 KiB
		
	
	
	
		
			Makefile
		
	
	
	
	
	
			
		
		
	
	
			110 lines
		
	
	
		
			2.7 KiB
		
	
	
	
		
			Makefile
		
	
	
	
	
	
| # SPDX-License-Identifier: GPL-2.0+
 | |
| #
 | |
| # (C) Copyright 2000-2003
 | |
| # Wolfgang Denk, DENX Software Engineering, wd@denx.de.
 | |
| #
 | |
| # Copyright (C) 2012-2017 Altera Corporation <www.altera.com>
 | |
| # Copyright (C) 2017-2021 Intel Corporation <www.intel.com>
 | |
| 
 | |
| obj-y	+= board.o
 | |
| obj-y	+= clock_manager.o
 | |
| obj-y	+= misc.o
 | |
| 
 | |
| ifdef CONFIG_TARGET_SOCFPGA_GEN5
 | |
| obj-y	+= clock_manager_gen5.o
 | |
| obj-y	+= misc_gen5.o
 | |
| obj-y	+= reset_manager_gen5.o
 | |
| obj-y	+= scan_manager.o
 | |
| obj-y	+= system_manager_gen5.o
 | |
| obj-y	+= timer.o
 | |
| obj-y	+= wrap_pll_config.o
 | |
| obj-y	+= fpga_manager.o
 | |
| endif
 | |
| 
 | |
| ifdef CONFIG_TARGET_SOCFPGA_ARRIA10
 | |
| obj-y	+= clock_manager_arria10.o
 | |
| obj-y	+= misc_arria10.o
 | |
| obj-y	+= pinmux_arria10.o
 | |
| obj-y	+= reset_manager_arria10.o
 | |
| endif
 | |
| 
 | |
| ifdef CONFIG_TARGET_SOCFPGA_STRATIX10
 | |
| obj-y	+= clock_manager_s10.o
 | |
| obj-y	+= lowlevel_init_soc64.o
 | |
| obj-y	+= mailbox_s10.o
 | |
| obj-y	+= misc_soc64.o
 | |
| obj-y	+= mmu-arm64_s10.o
 | |
| obj-y	+= reset_manager_s10.o
 | |
| obj-y	+= system_manager_soc64.o
 | |
| obj-y	+= timer_s10.o
 | |
| obj-y	+= wrap_handoff_soc64.o
 | |
| obj-y	+= wrap_pll_config_soc64.o
 | |
| endif
 | |
| 
 | |
| ifdef CONFIG_TARGET_SOCFPGA_AGILEX
 | |
| obj-y	+= clock_manager_agilex.o
 | |
| obj-y	+= lowlevel_init_soc64.o
 | |
| obj-y	+= mailbox_s10.o
 | |
| obj-y	+= misc_soc64.o
 | |
| obj-y	+= mmu-arm64_s10.o
 | |
| obj-y	+= reset_manager_s10.o
 | |
| obj-$(CONFIG_SOCFPGA_SECURE_VAB_AUTH)	+= secure_vab.o
 | |
| obj-y	+= system_manager_soc64.o
 | |
| obj-y	+= timer_s10.o
 | |
| obj-$(CONFIG_SOCFPGA_SECURE_VAB_AUTH)	+= vab.o
 | |
| obj-y	+= wrap_handoff_soc64.o
 | |
| obj-y	+= wrap_pll_config_soc64.o
 | |
| endif
 | |
| 
 | |
| ifdef CONFIG_TARGET_SOCFPGA_N5X
 | |
| obj-y	+= clock_manager_n5x.o
 | |
| obj-y	+= lowlevel_init_soc64.o
 | |
| obj-y	+= mailbox_s10.o
 | |
| obj-y	+= misc_soc64.o
 | |
| obj-y	+= mmu-arm64_s10.o
 | |
| obj-y	+= reset_manager_s10.o
 | |
| obj-$(CONFIG_SOCFPGA_SECURE_VAB_AUTH)	+= secure_vab.o
 | |
| obj-y	+= system_manager_soc64.o
 | |
| obj-y	+= timer_s10.o
 | |
| obj-$(CONFIG_SOCFPGA_SECURE_VAB_AUTH)	+= vab.o
 | |
| obj-y	+= wrap_handoff_soc64.o
 | |
| obj-y	+= wrap_pll_config_soc64.o
 | |
| endif
 | |
| 
 | |
| ifdef CONFIG_SPL_BUILD
 | |
| ifdef CONFIG_TARGET_SOCFPGA_GEN5
 | |
| obj-y	+= spl_gen5.o
 | |
| obj-y	+= freeze_controller.o
 | |
| obj-y	+= wrap_iocsr_config.o
 | |
| obj-y	+= wrap_pinmux_config.o
 | |
| obj-y	+= wrap_sdram_config.o
 | |
| endif
 | |
| ifdef CONFIG_TARGET_SOCFPGA_SOC64
 | |
| obj-y	+= firewall.o
 | |
| obj-y	+= spl_soc64.o
 | |
| endif
 | |
| ifdef CONFIG_TARGET_SOCFPGA_ARRIA10
 | |
| obj-y	+= spl_a10.o
 | |
| endif
 | |
| ifdef CONFIG_TARGET_SOCFPGA_STRATIX10
 | |
| obj-y	+= spl_s10.o
 | |
| endif
 | |
| ifdef CONFIG_TARGET_SOCFPGA_AGILEX
 | |
| obj-y	+= spl_agilex.o
 | |
| endif
 | |
| ifdef CONFIG_TARGET_SOCFPGA_N5X
 | |
| obj-y	+= spl_n5x.o
 | |
| endif
 | |
| else
 | |
| obj-$(CONFIG_SPL_ATF) += secure_reg_helper.o
 | |
| obj-$(CONFIG_SPL_ATF) += smc_api.o
 | |
| endif
 | |
| 
 | |
| ifdef CONFIG_TARGET_SOCFPGA_GEN5
 | |
| # QTS-generated config file wrappers
 | |
| CFLAGS_wrap_iocsr_config.o	+= -I$(srctree)/board/$(BOARDDIR)
 | |
| CFLAGS_wrap_pinmux_config.o	+= -I$(srctree)/board/$(BOARDDIR)
 | |
| CFLAGS_wrap_pll_config.o	+= -I$(srctree)/board/$(BOARDDIR)
 | |
| CFLAGS_wrap_sdram_config.o	+= -I$(srctree)/board/$(BOARDDIR)
 | |
| endif
 |