mirror of
				https://source.denx.de/u-boot/u-boot.git
				synced 2025-10-26 05:51:29 +01:00 
			
		
		
		
	Historically, the reset_cpu() function had an `addr` parameter which was
meant to pass in an address of the reset vector location, where the CPU
should reset to.  This feature is no longer used anywhere in U-Boot as
all reset_cpu() implementations now ignore the passed value.  Generic
code has been added which always calls reset_cpu() with `0` which means
this feature can no longer be used easily anyway.
Over time, many implementations seem to have "misunderstood" the
existence of this parameter as a way to customize/parameterize the reset
(e.g.  COLD vs WARM resets).  As this is not properly supported, the
code will almost always not do what it is intended to (because all
call-sites just call reset_cpu() with 0).
To avoid confusion and to clean up the codebase from unused left-overs
of the past, remove the `addr` parameter entirely.  Code which intends
to support different kinds of resets should be rewritten as a sysreset
driver instead.
This transformation was done with the following coccinelle patch:
    @@
    expression argvalue;
    @@
    - reset_cpu(argvalue)
    + reset_cpu()
    @@
    identifier argname;
    type argtype;
    @@
    - reset_cpu(argtype argname)
    + reset_cpu(void)
    { ... }
Signed-off-by: Harald Seiler <hws@denx.de>
Reviewed-by: Simon Glass <sjg@chromium.org>
		
	
			
		
			
				
	
	
		
			62 lines
		
	
	
		
			993 B
		
	
	
	
		
			C
		
	
	
	
	
	
			
		
		
	
	
			62 lines
		
	
	
		
			993 B
		
	
	
	
		
			C
		
	
	
	
	
	
| // SPDX-License-Identifier: GPL-2.0+
 | |
| 
 | |
| #include <common.h>
 | |
| #include <cpu_func.h>
 | |
| #include <asm/processor.h>
 | |
| #include <asm/system.h>
 | |
| #include <asm/io.h>
 | |
| 
 | |
| #define WDT_BASE	WTCNT
 | |
| 
 | |
| #define WDT_WD		(1 << 6)
 | |
| #define WDT_RST_P	(0)
 | |
| #define WDT_RST_M	(1 << 5)
 | |
| #define WDT_ENABLE	(1 << 7)
 | |
| 
 | |
| #if defined(CONFIG_WATCHDOG)
 | |
| static unsigned char csr_read(void)
 | |
| {
 | |
| 	return inb(WDT_BASE + 0x04);
 | |
| }
 | |
| 
 | |
| static void cnt_write(unsigned char value)
 | |
| {
 | |
| 	outl((unsigned short)value | 0x5A00, WDT_BASE + 0x00);
 | |
| }
 | |
| 
 | |
| static void csr_write(unsigned char value)
 | |
| {
 | |
| 	outl((unsigned short)value | 0xA500, WDT_BASE + 0x04);
 | |
| }
 | |
| 
 | |
| void watchdog_reset(void)
 | |
| {
 | |
| 	outl(0x55000000, WDT_BASE + 0x08);
 | |
| }
 | |
| 
 | |
| int watchdog_init(void)
 | |
| {
 | |
| 	/* Set overflow time*/
 | |
| 	cnt_write(0);
 | |
| 	/* Power on reset */
 | |
| 	csr_write(WDT_WD|WDT_RST_P|WDT_ENABLE);
 | |
| 
 | |
| 	return 0;
 | |
| }
 | |
| 
 | |
| int watchdog_disable(void)
 | |
| {
 | |
| 	csr_write(csr_read() & ~WDT_ENABLE);
 | |
| 	return 0;
 | |
| }
 | |
| #endif
 | |
| 
 | |
| void reset_cpu(void)
 | |
| {
 | |
| 	/* Address error with SR.BL=1 first. */
 | |
| 	trigger_address_error();
 | |
| 
 | |
| 	while (1)
 | |
| 		;
 | |
| }
 |