mirror of
				https://source.denx.de/u-boot/u-boot.git
				synced 2025-10-25 22:41:21 +02:00 
			
		
		
		
	Signed-off-by: Wolfgang Denk <wd@denx.de> [trini: Fixup common/cmd_io.c] Signed-off-by: Tom Rini <trini@ti.com>
		
			
				
	
	
		
			56 lines
		
	
	
		
			1.2 KiB
		
	
	
	
		
			C
		
	
	
	
	
	
			
		
		
	
	
			56 lines
		
	
	
		
			1.2 KiB
		
	
	
	
		
			C
		
	
	
	
	
	
| /*
 | |
|  * (C) Copyright 2008, 2011 Renesas Solutions Corp.
 | |
|  *
 | |
|  * SH7734 Internal I/O register
 | |
|  *
 | |
|  * SPDX-License-Identifier:	GPL-2.0+
 | |
|  */
 | |
| 
 | |
| #ifndef _ASM_CPU_SH7734_H_
 | |
| #define _ASM_CPU_SH7734_H_
 | |
| 
 | |
| #define CCR 0xFF00001C
 | |
| 
 | |
| #define CACHE_OC_NUM_WAYS	4
 | |
| #define CCR_CACHE_INIT	0x0000090d
 | |
| 
 | |
| /* SCIF */
 | |
| #define SCIF0_BASE  0xFFE40000
 | |
| #define SCIF1_BASE  0xFFE41000
 | |
| #define SCIF2_BASE  0xFFE42000
 | |
| #define SCIF3_BASE  0xFFE43000
 | |
| #define SCIF4_BASE  0xFFE44000
 | |
| #define SCIF5_BASE  0xFFE45000
 | |
| 
 | |
| /* Timer */
 | |
| #define TMU_BASE 0xFFD80000
 | |
| 
 | |
| /* PFC */
 | |
| #define PMMR    (0xFFFC0000)
 | |
| #define MODESEL0    (0xFFFC004C)
 | |
| #define MODESEL2    (MODESEL0 + 0x4)
 | |
| #define MODESEL2_INIT   (0x00003000)
 | |
| 
 | |
| #define IPSR0	(0xFFFC001C)
 | |
| #define IPSR1	(IPSR0 + 0x4)
 | |
| #define IPSR2	(IPSR0 + 0x8)
 | |
| #define IPSR3	(IPSR0 + 0xC)
 | |
| #define IPSR4	(IPSR0 + 0x10)
 | |
| #define IPSR5	(IPSR0 + 0x14)
 | |
| #define IPSR6	(IPSR0 + 0x18)
 | |
| #define IPSR7	(IPSR0 + 0x1C)
 | |
| #define IPSR8	(IPSR0 + 0x20)
 | |
| #define IPSR9	(IPSR0 + 0x24)
 | |
| #define IPSR10	(IPSR0 + 0x28)
 | |
| #define IPSR11	(IPSR0 + 0x2C)
 | |
| 
 | |
| #define GPSR0	(0xFFFC0004)
 | |
| #define GPSR1	(GPSR0 + 0x4)
 | |
| #define GPSR2	(GPSR0 + 0x8)
 | |
| #define GPSR3	(GPSR0 + 0xC)
 | |
| #define GPSR4	(GPSR0 + 0x10)
 | |
| #define GPSR5	(GPSR0 + 0x14)
 | |
| 
 | |
| 
 | |
| #endif /* _ASM_CPU_SH7734_H_ */
 |