mirror of
				https://source.denx.de/u-boot/u-boot.git
				synced 2025-11-03 18:01:41 +01:00 
			
		
		
		
	T1040 has only one SerDes block. so update the code accordingly. Also, add support of SerDes Protocol 0x00, 0x06, 0x40, 0x69 0x85, 0xA7 and 0xAA Signed-off-by: Arpit Goel <B44344@freescale.com> Signed-off-by: Poonam Aggrwal <poonam.aggrwal@freescale.com> Signed-off-by: Priyanka Jain <Priyanka.Jain@freescale.com> Signed-off-by: Prabhakar Kushwaha <prabhakar@freescale.com> Reviewed-by: York Sun <yorksun@freescale.com>
		
			
				
	
	
		
			69 lines
		
	
	
		
			2.3 KiB
		
	
	
	
		
			C
		
	
	
	
	
	
			
		
		
	
	
			69 lines
		
	
	
		
			2.3 KiB
		
	
	
	
		
			C
		
	
	
	
	
	
/*
 | 
						|
 * Copyright 2012 Freescale Semiconductor, Inc.
 | 
						|
 *
 | 
						|
 * SPDX-License-Identifier:	GPL-2.0+
 | 
						|
 */
 | 
						|
 | 
						|
#include <common.h>
 | 
						|
#include <asm/fsl_serdes.h>
 | 
						|
#include <asm/processor.h>
 | 
						|
#include <asm/io.h>
 | 
						|
 | 
						|
 | 
						|
static u8 serdes_cfg_tbl[][SRDS_MAX_LANES] = {
 | 
						|
	[0x00] = {PCIE1, PCIE1, PCIE1, PCIE1,
 | 
						|
		PCIE2, PCIE2, PCIE2, PCIE2},
 | 
						|
	[0x06] = {PCIE1, PCIE1, PCIE1, PCIE1,
 | 
						|
		PCIE2, PCIE3, PCIE4, SATA1},
 | 
						|
	[0x08] = {PCIE1, PCIE1, PCIE1, PCIE1,
 | 
						|
		PCIE2, PCIE3, SATA2, SATA1},
 | 
						|
	[0x40] = {PCIE1, PCIE1, SGMII_FM1_DTSEC1, SGMII_FM1_DTSEC2,
 | 
						|
		PCIE2, PCIE2, PCIE2, PCIE2},
 | 
						|
	[0x60] = {PCIE1, SGMII_FM1_DTSEC3, QSGMII_SW1_A, QSGMII_SW1_B,
 | 
						|
		PCIE2, PCIE2, PCIE2, PCIE2},
 | 
						|
	[0x66] = {PCIE1, SGMII_FM1_DTSEC3, QSGMII_SW1_A, QSGMII_SW1_B,
 | 
						|
		PCIE2, PCIE3, PCIE4, SATA1},
 | 
						|
	[0x67] = {PCIE1, SGMII_FM1_DTSEC3, QSGMII_SW1_A, QSGMII_SW1_B,
 | 
						|
		PCIE2, PCIE3, PCIE4, SGMII_FM1_DTSEC5},
 | 
						|
	[0x69] = {PCIE1, SGMII_FM1_DTSEC3, QSGMII_SW1_A, QSGMII_SW1_B,
 | 
						|
		PCIE2, PCIE3, SGMII_FM1_DTSEC4, SATA1},
 | 
						|
	[0x86] = {PCIE1, SGMII_FM1_DTSEC3, SGMII_FM1_DTSEC1, SGMII_FM1_DTSEC2,
 | 
						|
		PCIE2, PCIE3, PCIE4, SATA1},
 | 
						|
	[0x85] = {PCIE1, SGMII_FM1_DTSEC3, SGMII_FM1_DTSEC1, SGMII_FM1_DTSEC2,
 | 
						|
		PCIE2, PCIE2, SGMII_FM1_DTSEC4, SGMII_FM1_DTSEC5},
 | 
						|
	[0x87] = {PCIE1, SGMII_FM1_DTSEC3, SGMII_FM1_DTSEC1, SGMII_FM1_DTSEC2,
 | 
						|
		PCIE2, PCIE3, PCIE4, SGMII_FM1_DTSEC5},
 | 
						|
	[0x89] = {PCIE1, QSGMII_SW1_A, QSGMII_SW1_A, QSGMII_SW1_A,
 | 
						|
		PCIE2, PCIE3, QSGMII_SW1_B, SATA1},
 | 
						|
	[0x8D] = {PCIE1, QSGMII_SW1_A, QSGMII_SW1_A, QSGMII_SW1_A,
 | 
						|
		PCIE2, QSGMII_SW1_B, QSGMII_SW1_B, QSGMII_SW1_B},
 | 
						|
	[0x8F] = {PCIE1, SGMII_FM1_DTSEC3, SGMII_FM1_DTSEC1, SGMII_FM1_DTSEC2,
 | 
						|
		AURORA, NONE, SGMII_FM1_DTSEC4, SGMII_FM1_DTSEC5},
 | 
						|
	[0xA5] = {PCIE1, SGMII_FM1_DTSEC3, SGMII_FM1_DTSEC1, SGMII_FM1_DTSEC2,
 | 
						|
		PCIE2, PCIE2, SGMII_FM1_DTSEC4, SGMII_FM1_DTSEC5},
 | 
						|
	[0xA7] = {PCIE1, SGMII_FM1_DTSEC3, SGMII_FM1_DTSEC1, SGMII_FM1_DTSEC2,
 | 
						|
		 PCIE2, PCIE3, PCIE4, SGMII_FM1_DTSEC5},
 | 
						|
	[0xAA] = {PCIE1, SGMII_FM1_DTSEC3, SGMII_FM1_DTSEC1, SGMII_FM1_DTSEC2,
 | 
						|
		 PCIE2, PCIE3, SGMII_FM1_DTSEC4, SGMII_FM1_DTSEC5},
 | 
						|
};
 | 
						|
 | 
						|
enum srds_prtcl serdes_get_prtcl(int serdes, int cfg, int lane)
 | 
						|
{
 | 
						|
	return serdes_cfg_tbl[cfg][lane];
 | 
						|
}
 | 
						|
 | 
						|
int is_serdes_prtcl_valid(int serdes, u32 prtcl)
 | 
						|
{
 | 
						|
	int i;
 | 
						|
 | 
						|
	if (prtcl >= ARRAY_SIZE(serdes_cfg_tbl))
 | 
						|
		return 0;
 | 
						|
 | 
						|
	for (i = 0; i < SRDS_MAX_LANES; i++) {
 | 
						|
		if (serdes_cfg_tbl[prtcl][i] != NONE)
 | 
						|
			return 1;
 | 
						|
	}
 | 
						|
 | 
						|
	return 0;
 | 
						|
}
 |