mirror of
				https://source.denx.de/u-boot/u-boot.git
				synced 2025-10-26 05:51:29 +01:00 
			
		
		
		
	As part of the effort of making U-Boot work with the same device tree as Linux, there is an issue with the "xfi" phy-mode. To be precise, in Linux there was a discussion (for those who have time to read: https://lore.kernel.org/netdev/1576768881-24971-2-git-send-email-madalin.bucur@oss.nxp.com/) which led to a patch: https://git.kernel.org/pub/scm/linux/kernel/git/netdev/net-next.git/commit/?id=c114574ebfdf42f826776f717c8056a00fa94881 TL;DR: "xfi" was standardized in Linux as "10gbase-r". This patch changes the relevant occurrences in U-Boot to use "10gbase-r" instead of "xfi" wherever applicable. Signed-off-by: Vladimir Oltean <vladimir.oltean@nxp.com> Reviewed-by: Ramon Fried <rfried.dev@gmail.com>
		
			
				
	
	
		
			172 lines
		
	
	
		
			2.7 KiB
		
	
	
	
		
			Plaintext
		
	
	
	
	
	
			
		
		
	
	
			172 lines
		
	
	
		
			2.7 KiB
		
	
	
	
		
			Plaintext
		
	
	
	
	
	
| // SPDX-License-Identifier: GPL-2.0+ OR X11
 | |
| /*
 | |
|  * NXP ls2080a RDB board device tree source for QSPI-boot
 | |
|  *
 | |
|  * Author: Priyanka Jain <priyanka.jain@nxp.com>
 | |
|  *
 | |
|  * Copyright 2017 NXP
 | |
|  */
 | |
| 
 | |
| /dts-v1/;
 | |
| 
 | |
| #include "fsl-ls2080a.dtsi"
 | |
| 
 | |
| / {
 | |
| 	model = "Freescale Layerscape 2080a RDB Board";
 | |
| 	compatible = "fsl,ls2080a-rdb", "fsl,ls2080a";
 | |
| 
 | |
| 	aliases {
 | |
| 		spi0 = &qspi;
 | |
| 		spi1 = &dspi;
 | |
| 	};
 | |
| };
 | |
| 
 | |
| &dpmac1 {
 | |
| 	status = "okay";
 | |
| 	phy-handle = <&mdio1_phy1>;
 | |
| 	phy-connection-type = "10gbase-r";
 | |
| };
 | |
| 
 | |
| &dpmac2 {
 | |
| 	status = "okay";
 | |
| 	phy-handle = <&mdio1_phy2>;
 | |
| 	phy-connection-type = "10gbase-r";
 | |
| };
 | |
| 
 | |
| &dpmac3 {
 | |
| 	status = "okay";
 | |
| 	phy-handle = <&mdio1_phy3>;
 | |
| 	phy-connection-type = "10gbase-r";
 | |
| };
 | |
| 
 | |
| &dpmac4 {
 | |
| 	status = "okay";
 | |
| 	phy-handle = <&mdio1_phy4>;
 | |
| 	phy-connection-type = "10gbase-r";
 | |
| };
 | |
| 
 | |
| &dpmac5 {
 | |
| 	status = "okay";
 | |
| 	phy-handle = <&mdio2_phy1>;
 | |
| 	phy-connection-type = "10gbase-r";
 | |
| };
 | |
| 
 | |
| &dpmac6 {
 | |
| 	status = "okay";
 | |
| 	phy-handle = <&mdio2_phy2>;
 | |
| 	phy-connection-type = "10gbase-r";
 | |
| };
 | |
| 
 | |
| &dpmac7 {
 | |
| 	status = "okay";
 | |
| 	phy-handle = <&mdio2_phy3>;
 | |
| 	phy-connection-type = "10gbase-r";
 | |
| };
 | |
| 
 | |
| &dpmac8 {
 | |
| 	status = "okay";
 | |
| 	phy-handle = <&mdio2_phy4>;
 | |
| 	phy-connection-type = "10gbase-r";
 | |
| };
 | |
| 
 | |
| &emdio1 {
 | |
| 	status = "okay";
 | |
| 
 | |
| 	/* CS4340 PHYs */
 | |
| 	mdio1_phy1: emdio1_phy@1 {
 | |
| 		reg = <0x10>;
 | |
| 	};
 | |
| 	mdio1_phy2: emdio1_phy@2 {
 | |
| 		reg = <0x11>;
 | |
| 	};
 | |
| 	mdio1_phy3: emdio1_phy@3 {
 | |
| 		reg = <0x12>;
 | |
| 	};
 | |
| 	mdio1_phy4: emdio1_phy@4 {
 | |
| 		reg = <0x13>;
 | |
| 	};
 | |
| };
 | |
| 
 | |
| &emdio2 {
 | |
| 	status = "okay";
 | |
| 
 | |
| 	/* AQR405 PHYs */
 | |
| 	mdio2_phy1: emdio2_phy@1 {
 | |
| 		compatible = "ethernet-phy-ieee802.3-c45";
 | |
| 		reg = <0x0>;
 | |
| 	};
 | |
| 	mdio2_phy2: emdio2_phy@2 {
 | |
| 		compatible = "ethernet-phy-ieee802.3-c45";
 | |
| 		reg = <0x1>;
 | |
| 	};
 | |
| 	mdio2_phy3: emdio2_phy@3 {
 | |
| 		compatible = "ethernet-phy-ieee802.3-c45";
 | |
| 		reg = <0x2>;
 | |
| 	};
 | |
| 	mdio2_phy4: emdio2_phy@4 {
 | |
| 		compatible = "ethernet-phy-ieee802.3-c45";
 | |
| 		reg = <0x3>;
 | |
| 	};
 | |
| };
 | |
| 
 | |
| &dspi {
 | |
| 	bus-num = <0>;
 | |
| 	status = "okay";
 | |
| 
 | |
| 	dflash0: n25q512a {
 | |
| 		#address-cells = <1>;
 | |
| 		#size-cells = <1>;
 | |
| 		compatible = "jedec,spi-nor";
 | |
| 		spi-max-frequency = <3000000>;
 | |
| 		spi-cpol;
 | |
| 		spi-cpha;
 | |
| 		reg = <0>;
 | |
| 	};
 | |
| };
 | |
| 
 | |
| &qspi {
 | |
| 	status = "okay";
 | |
| 
 | |
| 	s25fs512s0: flash@0 {
 | |
| 		#address-cells = <1>;
 | |
| 		#size-cells = <1>;
 | |
| 		compatible = "jedec,spi-nor";
 | |
| 		spi-max-frequency = <50000000>;
 | |
| 		reg = <0>;
 | |
| 	};
 | |
| 
 | |
| 	s25fs512s1: flash@1 {
 | |
| 		#address-cells = <1>;
 | |
| 		#size-cells = <1>;
 | |
| 		compatible = "jedec,spi-nor";
 | |
| 		spi-max-frequency = <50000000>;
 | |
| 		reg = <1>;
 | |
| 	};
 | |
| };
 | |
| 
 | |
| &i2c0 {
 | |
| 	status = "okay";
 | |
| 	u-boot,dm-pre-reloc;
 | |
| 
 | |
| 	pca9547@75 {
 | |
| 		compatible = "nxp,pca9547";
 | |
| 		reg = <0x75>;
 | |
| 		#address-cells = <1>;
 | |
| 		#size-cells = <0>;
 | |
| 
 | |
| 		 i2c@1 {
 | |
| 			#address-cells = <1>;
 | |
| 			#size-cells = <0>;
 | |
| 			reg = <0x01>;
 | |
| 			rtc@68 {
 | |
| 				compatible = "dallas,ds3232";
 | |
| 				reg = <0x68>;
 | |
| 			};
 | |
| 		};
 | |
| 	};
 | |
| };
 | |
| 
 | |
| &sata {
 | |
| 	status = "okay";
 | |
| };
 |