mirror of
				https://source.denx.de/u-boot/u-boot.git
				synced 2025-10-31 08:21:36 +01:00 
			
		
		
		
	Engicam EDIMM2.2 Starter Kit is an EDIMM 2.2 Form Factor Capacitive
Evaluation Board.
Genaral features:
- LCD 7" C.Touch
- microSD slot
- Ethernet 1Gb
- Wifi/BT
- 2x LVDS Full HD interfaces
- 3x USB 2.0
- 1x USB 3.0
- HDMI Out
- Mini PCIe
- MIPI CSI
- 2x CAN
- Audio Out
i.Core STM32MP1 is an EDIMM SoM based on STM32MP157A from Engicam.
i.Core STM32MP1 needs to mount on top of this Evaluation board for
creating complete i.Core STM32MP1 EDIMM2.2 Starter Kit.
Linux dts commit details:
commit <adc0496104b6> ("ARM: dts: stm32: Add Engicam i.Core STM32MP1
EDIMM2.2 Starter Kit")
Add support for it.
Reviewed-by: Patrick Delaunay <patrick.delaunay@foss.st.com>
Signed-off-by: Jagan Teki <jagan@amarulasolutions.com>
		
	
			
		
			
				
	
	
		
			147 lines
		
	
	
		
			2.2 KiB
		
	
	
	
		
			Plaintext
		
	
	
	
	
	
			
		
		
	
	
			147 lines
		
	
	
		
			2.2 KiB
		
	
	
	
		
			Plaintext
		
	
	
	
	
	
| // SPDX-License-Identifier: (GPL-2.0+ OR BSD-3-Clause)
 | |
| /*
 | |
|  * Copyright (C) STMicroelectronics 2019 - All Rights Reserved
 | |
|  * Copyright (c) 2020 Amarula Solutions(India)
 | |
|  * Author: Jagan Teki <jagan@amarulasolutions.com>
 | |
|  */
 | |
| 
 | |
| #include <dt-bindings/clock/stm32mp1-clksrc.h>
 | |
| #include "stm32mp15-u-boot.dtsi"
 | |
| #include "stm32mp15-ddr3-icore-1x4Gb-1066-binG.dtsi"
 | |
| 
 | |
| &vddcore {
 | |
| 	u-boot,dm-pre-reloc;
 | |
| };
 | |
| 
 | |
| &vdd {
 | |
| 	u-boot,dm-pre-reloc;
 | |
| };
 | |
| 
 | |
| &vdd_usb {
 | |
| 	u-boot,dm-pre-reloc;
 | |
| };
 | |
| 
 | |
| &vdda {
 | |
| 	u-boot,dm-pre-reloc;
 | |
| };
 | |
| 
 | |
| &vdd_ddr {
 | |
| 	u-boot,dm-pre-reloc;
 | |
| };
 | |
| 
 | |
| &vtt_ddr {
 | |
| 	u-boot,dm-pre-reloc;
 | |
| };
 | |
| 
 | |
| &vref_ddr {
 | |
| 	u-boot,dm-pre-reloc;
 | |
| };
 | |
| 
 | |
| &vdd_sd {
 | |
| 	u-boot,dm-pre-reloc;
 | |
| };
 | |
| 
 | |
| &v3v3 {
 | |
| 	u-boot,dm-pre-reloc;
 | |
| };
 | |
| 
 | |
| &v2v8 {
 | |
| 	u-boot,dm-pre-reloc;
 | |
| };
 | |
| 
 | |
| &v1v8 {
 | |
| 	u-boot,dm-pre-reloc;
 | |
| };
 | |
| 
 | |
| &rcc {
 | |
| 	st,clksrc = <
 | |
| 		CLK_MPU_PLL1P
 | |
| 		CLK_AXI_PLL2P
 | |
| 		CLK_MCU_PLL3P
 | |
| 		CLK_PLL12_HSE
 | |
| 		CLK_PLL3_HSE
 | |
| 		CLK_PLL4_HSE
 | |
| 		CLK_RTC_LSE
 | |
| 		CLK_MCO1_DISABLED
 | |
| 		CLK_MCO2_DISABLED
 | |
| 	>;
 | |
| 
 | |
| 	st,clkdiv = <
 | |
| 		1 /*MPU*/
 | |
| 		0 /*AXI*/
 | |
| 		0 /*MCU*/
 | |
| 		1 /*APB1*/
 | |
| 		1 /*APB2*/
 | |
| 		1 /*APB3*/
 | |
| 		1 /*APB4*/
 | |
| 		2 /*APB5*/
 | |
| 		23 /*RTC*/
 | |
| 		0 /*MCO1*/
 | |
| 		0 /*MCO2*/
 | |
| 	>;
 | |
| 
 | |
| 	st,pkcs = <
 | |
| 		CLK_CKPER_HSE
 | |
| 		CLK_FMC_ACLK
 | |
| 		CLK_QSPI_ACLK
 | |
| 		CLK_ETH_DISABLED
 | |
| 		CLK_SDMMC12_PLL4P
 | |
| 		CLK_DSI_DSIPLL
 | |
| 		CLK_STGEN_HSE
 | |
| 		CLK_USBPHY_HSE
 | |
| 		CLK_SPI2S1_PLL3Q
 | |
| 		CLK_SPI2S23_PLL3Q
 | |
| 		CLK_SPI45_HSI
 | |
| 		CLK_SPI6_HSI
 | |
| 		CLK_I2C46_HSI
 | |
| 		CLK_SDMMC3_PLL4P
 | |
| 		CLK_USBO_USBPHY
 | |
| 		CLK_ADC_CKPER
 | |
| 		CLK_CEC_LSE
 | |
| 		CLK_I2C12_HSI
 | |
| 		CLK_I2C35_HSI
 | |
| 		CLK_UART1_HSI
 | |
| 		CLK_UART24_HSI
 | |
| 		CLK_UART35_HSI
 | |
| 		CLK_UART6_HSI
 | |
| 		CLK_UART78_HSI
 | |
| 		CLK_SPDIF_PLL4P
 | |
| 		CLK_FDCAN_PLL4R
 | |
| 		CLK_SAI1_PLL3Q
 | |
| 		CLK_SAI2_PLL3Q
 | |
| 		CLK_SAI3_PLL3Q
 | |
| 		CLK_SAI4_PLL3Q
 | |
| 		CLK_RNG1_LSI
 | |
| 		CLK_RNG2_LSI
 | |
| 		CLK_LPTIM1_PCLK1
 | |
| 		CLK_LPTIM23_PCLK3
 | |
| 		CLK_LPTIM45_LSE
 | |
| 	>;
 | |
| 
 | |
| 	/* VCO = 1066.0 MHz => P = 266 (AXI), Q = 533 (GPU), R = 533 (DDR) */
 | |
| 	pll2: st,pll@1 {
 | |
| 		compatible = "st,stm32mp1-pll";
 | |
| 		reg = <1>;
 | |
| 		cfg = < 2 65 1 0 0 PQR(1,1,1) >;
 | |
| 		frac = < 0x1400 >;
 | |
| 		u-boot,dm-pre-reloc;
 | |
| 	};
 | |
| 
 | |
| 	/* VCO = 417.8 MHz => P = 209, Q = 24, R = 11 */
 | |
| 	pll3: st,pll@2 {
 | |
| 		compatible = "st,stm32mp1-pll";
 | |
| 		reg = <2>;
 | |
| 		cfg = < 1 33 1 16 36 PQR(1,1,1) >;
 | |
| 		frac = < 0x1a04 >;
 | |
| 		u-boot,dm-pre-reloc;
 | |
| 	};
 | |
| 
 | |
| 	/* VCO = 594.0 MHz => P = 99, Q = 74, R = 74 */
 | |
| 	pll4: st,pll@3 {
 | |
| 		compatible = "st,stm32mp1-pll";
 | |
| 		reg = <3>;
 | |
| 		cfg = < 3 98 5 7 7 PQR(1,1,1) >;
 | |
| 		u-boot,dm-pre-reloc;
 | |
| 	};
 | |
| };
 |