mirror of
				https://source.denx.de/u-boot/u-boot.git
				synced 2025-11-04 02:11:25 +01:00 
			
		
		
		
	Change is consistent with other SOCs and it is in preparation for adding SOMs. SOC's related files are moved from cpu/ to mach-imx/<SOC>. This change is also coherent with the structure in kernel. Signed-off-by: Stefano Babic <sbabic@denx.de> CC: Fabio Estevam <fabio.estevam@nxp.com> CC: Akshay Bhat <akshaybhat@timesys.com> CC: Ken Lin <Ken.Lin@advantech.com.tw> CC: Marek Vasut <marek.vasut@gmail.com> CC: Heiko Schocher <hs@denx.de> CC: "Sébastien Szymanski" <sebastien.szymanski@armadeus.com> CC: Christian Gmeiner <christian.gmeiner@gmail.com> CC: Stefan Roese <sr@denx.de> CC: Patrick Bruenn <p.bruenn@beckhoff.com> CC: Troy Kisky <troy.kisky@boundarydevices.com> CC: Nikita Kiryanov <nikita@compulab.co.il> CC: Otavio Salvador <otavio@ossystems.com.br> CC: "Eric Bénard" <eric@eukrea.com> CC: Jagan Teki <jagan@amarulasolutions.com> CC: Ye Li <ye.li@nxp.com> CC: Peng Fan <peng.fan@nxp.com> CC: Adrian Alonso <adrian.alonso@nxp.com> CC: Alison Wang <b18965@freescale.com> CC: Tim Harvey <tharvey@gateworks.com> CC: Martin Donnelly <martin.donnelly@ge.com> CC: Marcin Niestroj <m.niestroj@grinn-global.com> CC: Lukasz Majewski <lukma@denx.de> CC: Adam Ford <aford173@gmail.com> CC: "Albert ARIBAUD (3ADEV)" <albert.aribaud@3adev.fr> CC: Boris Brezillon <boris.brezillon@free-electrons.com> CC: Soeren Moch <smoch@web.de> CC: Richard Hu <richard.hu@technexion.com> CC: Wig Cheng <wig.cheng@technexion.com> CC: Vanessa Maegima <vanessa.maegima@nxp.com> CC: Max Krummenacher <max.krummenacher@toradex.com> CC: Stefan Agner <stefan.agner@toradex.com> CC: Markus Niebel <Markus.Niebel@tq-group.com> CC: Breno Lima <breno.lima@nxp.com> CC: Francesco Montefoschi <francesco.montefoschi@udoo.org> CC: Jaehoon Chung <jh80.chung@samsung.com> CC: Scott Wood <oss@buserror.net> CC: Joe Hershberger <joe.hershberger@ni.com> CC: Anatolij Gustschin <agust@denx.de> CC: Simon Glass <sjg@chromium.org> CC: "Andrew F. Davis" <afd@ti.com> CC: "Łukasz Majewski" <l.majewski@samsung.com> CC: Patrice Chotard <patrice.chotard@st.com> CC: Nobuhiro Iwamatsu <iwamatsu@nigauri.org> CC: Hans de Goede <hdegoede@redhat.com> CC: Masahiro Yamada <yamada.masahiro@socionext.com> CC: Stephen Warren <swarren@nvidia.com> CC: Andre Przywara <andre.przywara@arm.com> CC: "Álvaro Fernández Rojas" <noltari@gmail.com> CC: York Sun <york.sun@nxp.com> CC: Xiaoliang Yang <xiaoliang.yang@nxp.com> CC: Chen-Yu Tsai <wens@csie.org> CC: George McCollister <george.mccollister@gmail.com> CC: Sven Ebenfeld <sven.ebenfeld@gmail.com> CC: Filip Brozovic <fbrozovic@gmail.com> CC: Petr Kulhavy <brain@jikos.cz> CC: Eric Nelson <eric@nelint.com> CC: Bai Ping <ping.bai@nxp.com> CC: Anson Huang <Anson.Huang@nxp.com> CC: Sanchayan Maity <maitysanchayan@gmail.com> CC: Lokesh Vutla <lokeshvutla@ti.com> CC: Patrick Delaunay <patrick.delaunay@st.com> CC: Gary Bisson <gary.bisson@boundarydevices.com> CC: Alexander Graf <agraf@suse.de> CC: u-boot@lists.denx.de Reviewed-by: Fabio Estevam <fabio.estevam@nxp.com> Reviewed-by: Christian Gmeiner <christian.gmeiner@gmail.com>
		
			
				
	
	
		
			70 lines
		
	
	
		
			1.6 KiB
		
	
	
	
		
			C
		
	
	
	
	
	
			
		
		
	
	
			70 lines
		
	
	
		
			1.6 KiB
		
	
	
	
		
			C
		
	
	
	
	
	
#include <asm/io.h>
 | 
						|
#include <asm/psci.h>
 | 
						|
#include <asm/secure.h>
 | 
						|
#include <asm/arch/imx-regs.h>
 | 
						|
#include <common.h>
 | 
						|
 | 
						|
 | 
						|
#define GPC_CPU_PGC_SW_PDN_REQ	0xfc
 | 
						|
#define GPC_CPU_PGC_SW_PUP_REQ	0xf0
 | 
						|
#define GPC_PGC_C1		0x840
 | 
						|
 | 
						|
#define BM_CPU_PGC_SW_PDN_PUP_REQ_CORE1_A7	0x2
 | 
						|
 | 
						|
/* below is for i.MX7D */
 | 
						|
#define SRC_GPR1_MX7D		0x074
 | 
						|
#define SRC_A7RCR0		0x004
 | 
						|
#define SRC_A7RCR1		0x008
 | 
						|
 | 
						|
#define BP_SRC_A7RCR0_A7_CORE_RESET0	0
 | 
						|
#define BP_SRC_A7RCR1_A7_CORE1_ENABLE	1
 | 
						|
 | 
						|
static inline void imx_gpcv2_set_m_core_pgc(bool enable, u32 offset)
 | 
						|
{
 | 
						|
	writel(enable, GPC_IPS_BASE_ADDR + offset);
 | 
						|
}
 | 
						|
 | 
						|
__secure void imx_gpcv2_set_core1_power(bool pdn)
 | 
						|
{
 | 
						|
	u32 reg = pdn ? GPC_CPU_PGC_SW_PUP_REQ : GPC_CPU_PGC_SW_PDN_REQ;
 | 
						|
	u32 val;
 | 
						|
 | 
						|
	imx_gpcv2_set_m_core_pgc(true, GPC_PGC_C1);
 | 
						|
 | 
						|
	val = readl(GPC_IPS_BASE_ADDR + reg);
 | 
						|
	val |= BM_CPU_PGC_SW_PDN_PUP_REQ_CORE1_A7;
 | 
						|
	writel(val, GPC_IPS_BASE_ADDR + reg);
 | 
						|
 | 
						|
	while ((readl(GPC_IPS_BASE_ADDR + reg) &
 | 
						|
	       BM_CPU_PGC_SW_PDN_PUP_REQ_CORE1_A7) != 0)
 | 
						|
		;
 | 
						|
 | 
						|
	imx_gpcv2_set_m_core_pgc(false, GPC_PGC_C1);
 | 
						|
}
 | 
						|
 | 
						|
__secure void imx_enable_cpu_ca7(int cpu, bool enable)
 | 
						|
{
 | 
						|
	u32 mask, val;
 | 
						|
 | 
						|
	mask = 1 << (BP_SRC_A7RCR1_A7_CORE1_ENABLE + cpu - 1);
 | 
						|
	val = readl(SRC_BASE_ADDR + SRC_A7RCR1);
 | 
						|
	val = enable ? val | mask : val & ~mask;
 | 
						|
	writel(val, SRC_BASE_ADDR + SRC_A7RCR1);
 | 
						|
}
 | 
						|
 | 
						|
__secure int imx_cpu_on(int fn, int cpu, int pc)
 | 
						|
{
 | 
						|
	writel(pc, SRC_BASE_ADDR + cpu * 8 + SRC_GPR1_MX7D);
 | 
						|
	imx_gpcv2_set_core1_power(true);
 | 
						|
	imx_enable_cpu_ca7(cpu, true);
 | 
						|
	return 0;
 | 
						|
}
 | 
						|
 | 
						|
__secure int imx_cpu_off(int cpu)
 | 
						|
{
 | 
						|
	imx_enable_cpu_ca7(cpu, false);
 | 
						|
	imx_gpcv2_set_core1_power(false);
 | 
						|
	writel(0, SRC_BASE_ADDR + cpu * 8 + SRC_GPR1_MX7D + 4);
 | 
						|
	return 0;
 | 
						|
}
 |